DocumentCode :
233741
Title :
Tutorial T7A: Techniques for Network-on-Chip (NoC) Design and Test
Author :
Chattopadhyay, Subrata
Author_Institution :
Indian Inst. of Technol. Kharagpur, Kharagpur, India
fYear :
2014
fDate :
5-9 Jan. 2014
Firstpage :
16
Lastpage :
17
Abstract :
Summary form only given. System-on-Chip (SoC) is a paradigm for designing today´s integrated circuit (IC) chips that puts an entire system onto a single silicon floor (instead of printed circuit boards containing a number of chips accomplishing the system task). With the increasing number of cores integrated on such a chip, on-chip communication efficiency has become one of the key factors in determining the overall system performance and cost. The communication medium used in most of the modern Systems-on-Chip (SoCs) is shared global bus. In spite of fairly simple structure, extensibility, and low area cost of bus, at the system level, it can be used for only upto tens of cores on a single chip. The restriction comes mainly due to the following reasons - non-scalable wire delay with technology shrinking, non-scalable system performance with number of cores attached, decrease in operating frequency with each additional core attached, high power consumption in long wires, etc. Network-on-Chip (NoC) is an emerging alternative that overcomes the above mentioned bottlenecks for integrating large number of cores on a single SoC. NoC is a specific flavor of interconnection networks where the cores communicate with each other using a router based packet switched network. Interconnection networks have been studied for more than last two decades and a solid foundation of design techniques has been reported in the literature. NoC is today becoming an emerging research and development topic including hardware communication infrastructure design, software and operating system services, CAD tools for NoC synthesis, NoC testing, and so on. This tutorial aims at covering the important aspects of NoC design - communication infrastructure design, communication methodology, evaluation framework, mapping of applications onto NoC etc. Apart from these, it also proposes to focus on other upcoming NoC issues, such as, NoC testing, reconfiguration, synthesis and 3-D NoC design.
Keywords :
integrated circuit design; integrated circuit interconnections; integrated circuit testing; network-on-chip; 3D NoC design; CAD tools; IC chips; NoC synthesis; SoC; evaluation framework; global bus; hardware communication infrastructure design; integrated circuit chips; interconnection networks; network-on-chip test; nonscalable wire delay; on-chip communication efficiency; operating system services; power consumption; research and development topic; router based packet switched network; software services; system-on-chip; technology shrinking; Embedded systems; Network-on-chip; System performance; Tutorials; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and 2014 13th International Conference on Embedded Systems, 2014 27th International Conference on
Conference_Location :
Mumbai
ISSN :
1063-9667
Type :
conf
DOI :
10.1109/VLSID.2014.123
Filename :
6733097
Link To Document :
بازگشت