DocumentCode :
233752
Title :
A Test Partitioning Technique for Scheduling Tests for Thermally Constrained 3D Integrated Circuits
Author :
Millican, Spencer K. ; Saluja, Krishan Kumar
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Wisconsin-Madison, Madison, WI, USA
fYear :
2014
fDate :
5-9 Jan. 2014
Firstpage :
20
Lastpage :
25
Abstract :
Increasing design complexity coupled with new design and manufacturing techniques being used for modern integrate circuits is creating challenges for test environment. The goal of system-on chip (SoC) test scheduling has always been to reduce test application time. Added design constraints for SoC environment are making this scheduling more difficult. This difficulty is increased by manufacturing techniques like 3D stacked integrated circuits. Traditional test schedules for 3D stacked ICs can be either prohibitively long or may not exist without resorting to test partitioning. Partitioning methods proposed in literature have been ad hoc or simplistic. This paper presents a test partitioning method specifically designed for thermally constrained tests for the purpose of reducing test application time of 3D stacked integrated circuits under temperature constraint. The efficiency of the method is demonstrated by comparing it to the ad hoc methods previously investigated in the literature.
Keywords :
integrated circuit design; integrated circuit manufacture; integrated circuit testing; scheduling; system-on-chip; three-dimensional integrated circuits; SoC test scheduling; ad hoc method; manufacturing technique; scheduling testing; system-on chip test scheduling; test partitioning technique; thermally constrained 3D stacked integrated circuit; thermally constrained testing; Benchmark testing; Hardware; Job shop scheduling; Schedules; Stacking; System-on-chip; 3D-IC; SoC test; Test application time reduction; Test scheduling; temperature test; test partitioning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design and 2014 13th International Conference on Embedded Systems, 2014 27th International Conference on
Conference_Location :
Mumbai
ISSN :
1063-9667
Type :
conf
DOI :
10.1109/VLSID.2014.11
Filename :
6733100
Link To Document :
بازگشت