DocumentCode :
2338644
Title :
Design and implementation of offset system for video image based on FPGA technology
Author :
Zhang, Yongxiang ; Lu, Yan ; Luan, Zhong ; Zhang, Weigong
Author_Institution :
Coll. of Inf. Eng. of Organ., Capital Normal Univ., Beijing, China
fYear :
2012
fDate :
18-20 July 2012
Firstpage :
1902
Lastpage :
1905
Abstract :
In this dissertation, the imbedded system of video capture, storage, processing and offset output system. The data collected by the camera first goes through A/D chip and realize the configuration of video decoding chip-ADV7181B through 12C bus protocol. It then decode the video data stream, extract Y gray component in the valid video and use the ping-pang cache technology to realize seamless buffering of the data through ram. After de-interlacing, the processed video data is output line by line and stored in sram. Finally it goes into VGA control module after the change of address and realizes the offset output of image on the screen. This system has been realized on EP3C25 in Cyclone III series of Altera Company, which has proved to be steady, easily-extensible and low-cost.
Keywords :
cache storage; design; embedded systems; field programmable gate arrays; image colour analysis; protocols; video coding; ADV7181B; FPGA technology; VGA control module; bus protocol; design; embedded system; offset system; ping-pang cache technology; video capture; video decoding chip; video image; video processing; video storage; Blanking; Cameras; Clocks; Field programmable gate arrays; Random access memory; Streaming media; Synchronization; ADV7181B; display by VGA; field programmable gate array; video capture; video storage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics and Applications (ICIEA), 2012 7th IEEE Conference on
Conference_Location :
Singapore
Print_ISBN :
978-1-4577-2118-2
Type :
conf
DOI :
10.1109/ICIEA.2012.6361039
Filename :
6361039
Link To Document :
بازگشت