DocumentCode :
2339256
Title :
A new approach for nonlinearity test of high speed DAC
Author :
Lin, Chun Wei ; Lin, Sheng Feng ; Luo, Shih Fen
Author_Institution :
Dept. of Electron. Eng., Nat. Yunlin Univ. of Sci.&Technol., Yunlin
fYear :
2008
fDate :
18-20 June 2008
Firstpage :
1
Lastpage :
5
Abstract :
In this work, we propose a novel test scheme for high speed digital-to-analog converter (DAC) based on under -sampling technique. The under-sampling technique is constructed by a pulse-width-modulation (PWM) modulator. The DAC output signal is modulated through a low frequency sinusoidal carrier and converted to low speed pulse signal. The pulse width of low speed pulse signal can be measured using conventional logic analyzer and the nonlinearity error of DAC can be estimated by analyzing the variation of pulse width. An experiment on 8-bits 50~300MS/s DAC has shown very good result and only requires a set of instruments which have sample rate lower than that of the circuit-under-test (CUT).
Keywords :
digital-analogue conversion; pulse width modulation; sampling methods; PWM; circuit-under-test; high speed digital-to-analog converter; nonlinearity error; nonlinearity test; pulse-width-modulation modulator; sinusoidal carrier; under-sampling technique; Digital-analog conversion; Frequency conversion; Instruments; Logic; Pulse measurements; Pulse width modulation; Signal analysis; Space vector pulse width modulation; Testing; Velocity measurement; digital-to-analog converter; pulse-width-modulation (PWM); sinusoidal carrier; under-sampling technique;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed-Signals, Sensors, and Systems Test Workshop, 2008. IMS3TW 2008. IEEE 14th International
Conference_Location :
Vancouver, BC
Print_ISBN :
978-1-4244-2395-8
Electronic_ISBN :
978-1-4244-2396-5
Type :
conf
DOI :
10.1109/IMS3TW.2008.4581600
Filename :
4581600
Link To Document :
بازگشت