DocumentCode :
2339623
Title :
Scalability port: a coherent interface for shared memory multiprocessors
Author :
Azimi, Mani ; Briggs, Fayé ; Cekleov, Michel ; Khare, Manoj ; Kumar, Akhilesh ; Looi, Lily P.
Author_Institution :
Intel Corp., Santa Clara, CA, USA
fYear :
2002
fDate :
2002
Firstpage :
65
Lastpage :
70
Abstract :
The scalability port (SP) is a point-to-point cache consistent interface to build scalable shared memory multiprocessors. The SP interface consists of three layers of abstraction: the physical layer, the link layer and the protocol layer. The physical layer uses pin-efficient simultaneous bi-directional signaling and operates at 800 MHz in each direction. The link layer supports virtual channels and provides flow control and reliable transmission. The protocol layer implements cache consistency, TLB consistency, synchronization, and interrupt delivery functions among others. The first implementation of the SP interface is in the Intel® E8870 and E9870 chipset for the Intel Itanium®2 processor and future generations of the Itanium processor family.
Keywords :
peripheral interfaces; shared memory systems; 800 MHz; Intel Itanium®2 processor; Intel® E8870 chipset; Intel® E9870 chipset; SP interface; TLB consistency; bi-directional signaling; cache consistency; coherent interface; flow control; interrupt delivery functions; link layer; physical layer; point-to-point cache consistent interface; protocol layer; reliable transmission; scalability port; scalable shared memory multiprocessors; shared memory multiprocessors; synchronization; virtual channels; Bandwidth; Bidirectional control; Delay; Integrated circuit interconnections; Network topology; Packaging; Physical layer; Protocols; Scalability; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Interconnects, 2002. Proceedings. 10th Symposium on
Print_ISBN :
0-7695-1650-5
Type :
conf
DOI :
10.1109/CONECT.2002.1039258
Filename :
1039258
Link To Document :
بازگشت