Title :
Trimless, PVT Insensitive Voltage Reference Using Compensation of Beta and Thermal Voltage
Author :
Gopal, Hande Vinayak ; Baghini, Maryam Shojaei
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol.-Bombay, Mumbai, India
Abstract :
A multiplication based CMOS process-insensitive voltage reference circuit is presented. The reference is generated by multiplying thermal voltage with forward current gain of parasitic BJT which exponentially varies with temperature. Exponential behavior of forward current gain produces inherent curvature correction. The voltage reference is designed for 152 mV. The proposed technique is analyzed theoretically and its results are compared with other methods. The circuit is designed and simulated in standard 180 nm mixed mode CMOS technology for low-cost and low-power applications. The circuit operates at minimum supply voltage of 1V with maximum drawn current of 9 μA. A temperature coefficient of 50 ppm/° C is achieved with line sensitivity of 0.11%/V. The proposed reference generator exhibits PSRR of -58.74 dB and -17.24 dB at 100 Hz and 1 MHz, respectively. The design scalability of the proposed topology is verified by reproducing almost identical performance in 90 nm mixed mode CMOS technology.
Keywords :
CMOS integrated circuits; bipolar transistors; low-power electronics; reference circuits; PVT insensitive voltage reference; beta compensation; current 9 muA; forward current gain; frequency 1 MHz; frequency 100 Hz; mixed mode CMOS technology; parasitic BJT; size 180 nm; size 90 nm; thermal voltage; voltage 1 V; voltage 152 mV; Accuracy; Integrated circuits; Layout; Resistors; Temperature distribution; Transistors; CMOS bandgap voltage reference; PVT; temperature coefficient; trim- less;
Conference_Titel :
VLSI Design and 2014 13th International Conference on Embedded Systems, 2014 27th International Conference on
Conference_Location :
Mumbai
DOI :
10.1109/VLSID.2014.98