DocumentCode :
2341309
Title :
Performance modeling and estimation along an MPSoC flow
Author :
Smiri, Kamel ; Jemai, Abderrazak ; Bennou, Imed
Author_Institution :
LIP2 Lab., Fac. of Sci. of Tunis, Tunis
fYear :
2008
fDate :
7-9 Nov. 2008
Firstpage :
1
Lastpage :
6
Abstract :
We present in this paper, a new approach of heterogeneous multiprocessors systems-on-chip architecture (MPSoC) co-design based on performance control. This approach is centered on the structuring of the models and the levels of abstraction. Four models are proposed permuting to establish the refinement and the control at the time of the passage by six levels of abstraction. An extension of Khanpsilas model, based on the addition of the relative annotations to the times of execution of the parallel threads and to the size of the data exchanged by these threads, is used. Experimentation is achieved, in this context, on the MJPEG decoder and the Virtex II Pro platform of Xilinx.
Keywords :
decoding; multiprocessing systems; system-on-chip; Khan model; MJPEG decoder; MPSoC flow; Virtex II Pro platform; Xilinx; multiprocessors systems-on-chip; performance control; Circuits and systems; Computer architecture; Control systems; Decoding; Laboratories; Mobile communication; Motion estimation; Multiprocessing systems; Network-on-a-chip; Yarn; MPSoC Codesign Flow; Motion-JPEG Decoder; Multilevel Methodology; Performance Model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2008. SCS 2008. 2nd International Conference on
Conference_Location :
Monastir
Print_ISBN :
978-1-4244-2627-0
Electronic_ISBN :
978-1-4244-2628-7
Type :
conf
DOI :
10.1109/ICSCS.2008.4746957
Filename :
4746957
Link To Document :
بازگشت