DocumentCode
2344255
Title
A low-power LFSR architecture
Author
Huang, Tsung-Chu ; Lee, Kuen-Jong
Author_Institution
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear
2001
fDate
2001
Firstpage
470
Abstract
Develops a low-power multiphase clock generator, employ static demultiplexers and proposes a hybrid design to reduce the power. The power model is based on the weighted transition count (WTC). The internal gates of a latch consume 2 transitions per cycle when the data changes. The clock and data input capacitances of a latch are assumed the same as that of a regular gate. A double-latch FF thus consumes 5 transitions including the interconnection between latches when the data changes
Keywords
built-in self test; clocks; demultiplexing equipment; flip-flops; low-power electronics; pulse generators; sequential circuits; shift registers; BIST; data input capacitances; double-latch FF; interconnection; internal gates; low-power LFSR architecture; multiphase clock generator; static demultiplexers; weighted transition count; Built-in self-test; Circuit testing; Circuits and systems; Clocks; Counting circuits; Latches; Logic; Power dissipation; Power generation; Strontium;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Symposium, 2001. Proceedings. 10th Asian
Conference_Location
Kyoto
ISSN
1081-7735
Print_ISBN
0-7695-1378-6
Type
conf
DOI
10.1109/ATS.2001.990337
Filename
990337
Link To Document