DocumentCode :
2344332
Title :
The DIMM tree architecture: A high bandwidth and scalable memory system
Author :
Therdsteerasukdi, Kanit ; Byun, Gyung-Su ; Ir, Jeremy ; Reinman, Glenn ; Cong, Jason ; Chang, M.F.
Author_Institution :
Comput. Sci. Dept., Univ. of California, Los Angeles, CA, USA
fYear :
2011
fDate :
9-12 Oct. 2011
Firstpage :
388
Lastpage :
395
Abstract :
The demand for capacity and off-chip bandwidth to DRAM will continue to grow as we integrate more cores onto a die. However, as the data rate of DRAM has increased, the number of DIMMs supported on a multi-drop bus has decreased. Therefore, traditional memory systems are not sufficient to meet both these demands. We propose the DIMM tree architecture for better scalability by connecting the DIMMs as a tree. The DIMM tree architecture is able to grow the number of DIMMs exponentially with each level of latency in the tree. We also propose application of Multiband Radio Frequency Interconnect (MRF-I) to the DIMM tree architecture for even greater scalability and higher throughput. The DIMM tree architecture without MRF-I was able to scale up to 64 DIMMs with only an 8% degradation in throughput over an ideal system. The DIMM tree architecture with MRF-I was able to increase throughput by 68% (up to 200%) on a 64-DIMM system over a 4-DIMM system.
Keywords :
DRAM chips; storage management; 4-DIMM system; 64-DIMM system; DIMM tree architecture; DRAM; dual in-line memory module; dynamic random access memory; multiband radio frequency interconnect; multidrop bus; scalable memory system; Amplitude shift keying; Baseband; DRAM chips; Pins; Radio frequency; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2011 IEEE 29th International Conference on
Conference_Location :
Amherst, MA
ISSN :
1063-6404
Print_ISBN :
978-1-4577-1953-0
Type :
conf
DOI :
10.1109/ICCD.2011.6081428
Filename :
6081428
Link To Document :
بازگشت