DocumentCode
2344946
Title
A Novel VLSI Divide and Conquer Implementation of the Iterative Array Multiplier
Author
Poonnen, Thomas ; Fam, Adly T.
Author_Institution
Dept. of Electr. Eng., State Univ. of New York, Buffalo, NY
fYear
2007
fDate
2-4 April 2007
Firstpage
723
Lastpage
728
Abstract
A novel VLSI architecture for binary multipliers is introduced. It is based on an existing parameterized divide and conquer algorithm that uses optimal partitioning and redundancy removal for simultaneous computation of partial sums. The VLSI implementation of the proposed parameterized binary multiplier architecture (PBMA) is obtained by applying this algorithm to the iterative array multiplier implementation. Two variations of the PBMA, namely PBMA-A and PBMA-AT, are implemented and compared to the conventional carry-save array multiplier implementation. For the 128-bit by 128-bit case, the area (A) optimized PBMA-A is shown to achieve significant area (A) savings of 57%, at the cost of18% increase in operational delay (T), while the area-time product (AT) optimized PBMA-AT is shown to achieve significant AT savings of 59%, reflecting area (A) and operational delay (T) savings of 46% and 24%, respectively
Keywords
VLSI; divide and conquer methods; multiplying circuits; VLSI architecture; area-time product; binary multipliers; divide-and-conquer algorithm; iterative array multiplier; optimal partitioning; parameterized binary multiplier architecture; Arithmetic; CMOS process; Computer architecture; Cryptography; Delay; Iterative algorithms; Metallization; Partitioning algorithms; Signal processing algorithms; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Information Technology, 2007. ITNG '07. Fourth International Conference on
Conference_Location
Las Vegas, NV
Print_ISBN
0-7695-2776-0
Type
conf
DOI
10.1109/ITNG.2007.15
Filename
4151767
Link To Document