• DocumentCode
    2346342
  • Title

    Evaluation of charge build-up in wafer processing by using MOS capacitors with charge collecting electrodes

  • Author

    Kubo, Hiroko ; Namura, Takashi ; Yoneda, Kenji ; Ohishi, Hiroshi ; Todokoro, Yoshihiro

  • Author_Institution
    Kyoto Res. Lab., Matsushita Electron. Corp., Kyoto, Japan
  • fYear
    1995
  • fDate
    22-25 Mar 1995
  • Firstpage
    5
  • Lastpage
    9
  • Abstract
    The charge build-up evaluation technique in semiconductor wafer processing such as ion implantation and plasma processing by using the MOS capacitor with charge collecting electrode (antenna) has been proposed. The estimation of charge build-up during ion implantation has been successfully demonstrated by using this technique. The charge detection sensitivity of a small area MOS capacitor can be improved by using the antenna structure. To estimate charge build-up quantitatively, gate oxide thickness, substrate type, capacitor area and antenna ratio should be carefully chosen. This technique is very useful to estimate charge build-up in conjunction with other charge build-up detection techniques such as EEPROM
  • Keywords
    MOS capacitors; charge measurement; ion implantation; semiconductor technology; MOS capacitors; antenna; charge build-up detection; charge collecting electrodes; ion implantation; plasma processing; semiconductor wafer processing; Breakdown voltage; Design for quality; Dielectric breakdown; EPROM; Electric breakdown; Electrodes; Ion implantation; MOS capacitors; Plasma immersion ion implantation; Threshold voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronic Test Structures, 1995. ICMTS 1995. Proceedings of the 1995 International Conference on
  • Conference_Location
    Nara
  • Print_ISBN
    0-7803-2065-4
  • Type

    conf

  • DOI
    10.1109/ICMTS.1995.513936
  • Filename
    513936