• DocumentCode
    2346395
  • Title

    Encoded arithmetic for reversible logic

  • Author

    Tyagi, Akhilesh

  • Author_Institution
    Dept. of Comput. Sci., Iowa State Univ., Ames, IA, USA
  • fYear
    1994
  • fDate
    17-20 Nov 1994
  • Firstpage
    135
  • Lastpage
    142
  • Abstract
    The CCD based implementations of reversible logic consume a constant amount of energy per switching event which depends only on the charge packet size and not on the interconnect length. Within this model of computation, it seems possible to leverage data, encoding to reduce the number of switching events for the computation, resulting in lower overall computation energy. We explore the applicability of encoding for different datapath functions. We also develop a lower bound on switching count in a model similar to the traditional VLSI model of computation. A notion of reversible communication complexity is also developed
  • Keywords
    communication complexity; coupled cluster calculations; encoding; formal logic; CCD based implementations; charge packet size; computation energy; datapath functions; encoded arithmetic; interconnect length; reversible communication complexity; reversible logic; traditional VLSI model of computation; Arithmetic; Communication switching; Complexity theory; Computational modeling; Decoding; Encoding; Logic; Packet switching; Very large scale integration; Wire;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Physics and Computation, 1994. PhysComp '94, Proceedings., Workshop on
  • Conference_Location
    Dallas, TX
  • Print_ISBN
    0-8186-6715-X
  • Type

    conf

  • DOI
    10.1109/PHYCMP.1994.363689
  • Filename
    363689