Title :
Evidence of a correlation between process yields and reliability data for a rad-hard SOI technology
Author :
Riviere, V. ; Touboul, A. ; Amor, S.B. ; Gregoris, G. ; Stevenson, J.L. ; Yeung, P.S.
Author_Institution :
Bordeaux I Univ., Talence, France
Abstract :
A methodology for wafer level reliability prediction is described. Accelerated lifetests performed on specifically designed test structures allowed us to correlate reliability with elementary process yields. These elementary yields were extracted for each test structure (which characterizes a process step) from data obtained after wafer level tests. The wafer “peripheral” area, on which was detected a significant number of clustered defects at wafer level, presented few failures during the accelerated lifetest, showing that the geographical origin of the devices does not significantly affect the reliability
Keywords :
CMOS integrated circuits; circuit optimisation; integrated circuit reliability; integrated circuit technology; integrated circuit testing; integrated circuit yield; life testing; radiation hardening (electronics); silicon-on-insulator; CMOS; Si; accelerated lifetests; clustered defects; elementary process yields; process yields; rad-hard SOI technology; reliability data; test structure; wafer level reliability prediction; Acceleration; Circuit testing; Data mining; Life estimation; Life testing; Manufacturing processes; Performance evaluation; Qualifications; Radiation hardening; Semiconductor device modeling;
Conference_Titel :
Microelectronic Test Structures, 1995. ICMTS 1995. Proceedings of the 1995 International Conference on
Conference_Location :
Nara
Print_ISBN :
0-7803-2065-4
DOI :
10.1109/ICMTS.1995.513976