DocumentCode :
2348007
Title :
Hardware implementation of a practical complexity Spectrally Efficient FDM reconfigurable receiver
Author :
Grammenos, Ryan C. ; Darwazeh, Izzat
Author_Institution :
Dept. of Electron. & Electr. Eng., Univ. Coll. London, London, UK
fYear :
2012
fDate :
9-12 Sept. 2012
Firstpage :
2401
Lastpage :
2407
Abstract :
Spectrally Efficient Frequency Division Multiplexing (SEFDM) systems offer significant bandwidth gains at the expense of receiver complexity. While Maximum Likelihood (ML) and Sphere Decoding (SD) yield optimum performance, these techniques suffer from an impractical computational complexity. Previous work has shown that hybrid detectors combining Truncated Singular Value Decomposition (TSVD) with Fixed SD (FSD) offer a targeted reduction in complexity with an acceptable error performance. This work describes a modified FSD adopting a Sort-Free (SF) approach to make the algorithm better-suited for application in the real world. It further presents for the first time the hardware implementation of a TSVD-FSD using Field Programmable Gate Arrays (FPGAs) and Digital Signal Processors (DSPs). The TSVD detector is realized on an FPGA with a flexible and reconfigurable design supporting different system sizes, modulation orders and levels of bandwidth compression while providing a data rate of up to 136.8 Mbps. The modified FSD is implemented on a DSP and is shown to provide up to six times greater speed when compared to the conventional FSD. The error performance, computational complexity and resource utilization of the system are examined.
Keywords :
computational complexity; decoding; digital signal processing chips; field programmable gate arrays; maximum likelihood estimation; radio receivers; singular value decomposition; DSP; FPGA; SEFDM systems; SF approach; TSVD-FSD; digital signal processors; field programmable gate arrays; fixed sphere decoding; hardware implementation; hybrid detectors; impractical computational complexity; maximum likelihood; practical complexity spectrally efficient FDM reconfigurable receiver; reconfigurable design; sort-free approach; truncated singular value decomposition; Bandwidth; Complexity theory; Detectors; Digital signal processing; Field programmable gate arrays; Hardware; Receivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Personal Indoor and Mobile Radio Communications (PIMRC), 2012 IEEE 23rd International Symposium on
Conference_Location :
Sydney, NSW
ISSN :
2166-9570
Print_ISBN :
978-1-4673-2566-0
Electronic_ISBN :
2166-9570
Type :
conf
DOI :
10.1109/PIMRC.2012.6362759
Filename :
6362759
Link To Document :
بازگشت