DocumentCode :
2348037
Title :
3D-IC floorplanning: Applying meta-optimization to improve performance
Author :
Frantz, Felipe ; Labrak, Lioua ; O´Connor, Ian
Author_Institution :
Lyon Inst. of Nanotechnol., Univ. de Lyon, Ecully, France
fYear :
2011
fDate :
3-5 Oct. 2011
Firstpage :
404
Lastpage :
409
Abstract :
The introduction of 3D chip architectures is an increasingly attractive integration solution due to the potential performance improvement, power consumption reduction and heterogeneous integration. With another dimension to take into account, the complexity of 3D floorplan algorithms is increased. In this paper we discuss the implementation of such an algorithm and identify parameters that play a role in the solution quality. We then propose the use of a genetic algorithm to discover sets of parameters that guarantee good floorplan quality. The optimized floorplanner rivals existing state of the art tools, proving the efficiency of our method.
Keywords :
genetic algorithms; integrated circuit layout; power consumption; three-dimensional integrated circuits; 3D floorplan algorithms; 3D-IC floorplanning; genetic algorithm; heterogeneous integration; meta-optimization; power consumption reduction; Algorithm design and analysis; Benchmark testing; Legged locomotion; Tuning; Wires; 3D-IC; floorplanning; multi-objective optimization; sequence pair (SP);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI and System-on-Chip (VLSI-SoC), 2011 IEEE/IFIP 19th International Conference on
Conference_Location :
Hong Kong
Print_ISBN :
978-1-4577-0171-9
Electronic_ISBN :
978-1-4577-0169-6
Type :
conf
DOI :
10.1109/VLSISoC.2011.6081618
Filename :
6081618
Link To Document :
بازگشت