DocumentCode :
2348579
Title :
3D NoC using through silicon Via: An asynchronous implementation
Author :
Vivet, Pascal ; Dutoit, Denis ; Thonnart, Yvain ; Clermidy, Fabien
Author_Institution :
LETI, CEA, Grenoble, France
fYear :
2011
fDate :
3-5 Oct. 2011
Firstpage :
232
Lastpage :
237
Abstract :
3D stacking is seen as one of the most interesting technologies for System-on-Chip (SoC) developments. However, 3D technologies using Through Silicon Vias (TSV) have not yet proved their viability for being deployed in large-range of products. In this paper, we are investigating 3D Network-on-Chip has a promising solution for increased modularity and scalability. We show that an efficient implementation based on asynchronous logic provides an available bandwidth of 64GB/s for only 700 TSV, outperforming classical interfaces while simplifying the assembly process. We also point out the benefit in terms of power consumption for these new interfaces with a gain of 5 times compared to classical LPDDR2 interfaces.
Keywords :
integrated circuit interconnections; network-on-chip; 3D NoC; 3D network-on-chip; 3D stacking; asynchronous implementation; asynchronous logic; system-on-chip; through silicon via; Assembly; CMOS technology; High definition video; Process control; Stacking; Three dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI and System-on-Chip (VLSI-SoC), 2011 IEEE/IFIP 19th International Conference on
Conference_Location :
Hong Kong
Print_ISBN :
978-1-4577-0171-9
Electronic_ISBN :
978-1-4577-0169-6
Type :
conf
DOI :
10.1109/VLSISoC.2011.6081643
Filename :
6081643
Link To Document :
بازگشت