Title :
A Pre- and Post-bond Self-Testing and Calibration Methodology for SAR ADC Array in 3-D CMOS Imager
Author :
Huang, Xuan-Lun ; Kang, Ping-Ying ; Huang, Jiun-Lang ; Chou, Yung-Fa ; Lee, Yung-Pin ; Kwai, Ding-Ming
Abstract :
This paper presents a low-cost pre- and post-bond self-testing and calibration methodology for the successive approximation register (SAR) analog-to-digital converter (ADC) array in a three-dimensional (3-D) CMOS imager. The basic idea is to test and calibrate the SAR ADC by measuring the major carrier transitions (MCTs) of the internal digital-to-analog converter (DAC) capacitor array. During the pre-bond stage, when access to the die is very limited, we propose a calibration-oriented testing technique that only determines whether the ADC array can achieve the desired performance after calibration. This substantially reduces the required design-for-test (DfT) circuitry complexity and test time. Then, during the post-bond stage, more thorough characterization on the ADC array is performed, we utilize digital resources from the image signal processor (ISP) die to analyze the measurement results, compute the calibration parameters, and perform the digital calibration. Simulation results are presented to validate the proposed techniques.
Keywords :
CMOS image sensors; analogue-digital conversion; design for testability; integrated circuit testing; three-dimensional integrated circuits; 3D CMOS imager; SAR ADC array; analog-to-digital converter array; calibration methodology; design-for-test; image signal processor; major carrier transitions; post-bond self-testing; pre-bond self-testing; successive approximation register; Arrays; Calibration; Capacitors; Linearity; Registers; Switches; Testing; 3-D IC testing; SAR ADC; calibration-oriented testing; mixed-signal testing; post-bond testing; pre-;
Conference_Titel :
Test Symposium (ETS), 2011 16th IEEE European
Conference_Location :
Trondheim
Print_ISBN :
978-1-4577-0483-3
Electronic_ISBN :
1530-1877
DOI :
10.1109/ETS.2011.39