DocumentCode :
2349655
Title :
F-Scan Test Generation Model for Delay Fault Testing at RTL Using Standard Full Scan ATPG
Author :
Obien, Marie Engelene J ; Ohtake, Satoshi ; Fujiwara, Hideo
Author_Institution :
Grad. Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Nara, Japan
fYear :
2011
fDate :
23-27 May 2011
Firstpage :
203
Lastpage :
203
Abstract :
We propose a new test generation method for F-scan delay fault testing that uses standard full scan delay fault automatic test pattern generation (ATPG). This method shows that it is possible to generate test patterns fast for F-scannable register-transfer level (RTL) circuits by using currently well-developed and high-performance commercial ATPG tools for gate-level scan circuits.
Keywords :
automatic test pattern generation; F-scan test generation model; RTL circuit; automatic test pattern generation; delay fault testing; gate level scan circuit; register transfer level circuit; standard full scan ATPG; Automatic test pattern generation; Central Processing Unit; Circuit faults; Delay; Integrated circuit modeling; Logic gates; automatic test pattern generation; high-level testing; scan-based test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2011 16th IEEE European
Conference_Location :
Trondheim
ISSN :
1530-1877
Print_ISBN :
978-1-4577-0483-3
Electronic_ISBN :
1530-1877
Type :
conf
DOI :
10.1109/ETS.2011.61
Filename :
5957949
Link To Document :
بازگشت