DocumentCode :
2349856
Title :
Characterization and parameterization of a pipeline reconfigurable FPGA
Author :
Moe, Matthew ; Schmit, Herman ; Goldstein, Seth Copen
Author_Institution :
Carnegie Mellon Univ., Pittsburgh, PA, USA
fYear :
1998
fDate :
15-17 Apr 1998
Firstpage :
294
Lastpage :
295
Abstract :
The article defines a class of architectures for pipeline reconfigurable FPGAs by parameterizing a generic model. This class of architecture is sufficiently general to allow exploration of the most important design trade-offs. The parameters include the word size and LUT size, the number of global busses and registers associated with each logic block, and the horizontal interconnect within each stripe. We have developed an area model for the architecture that allows us to quickly estimate the area of an instance of the architectural class as a function of the parameter values. We compare the estimates generated by this model to one instance of the architecture that we have designed and fabricated
Keywords :
field programmable gate arrays; pipeline processing; reconfigurable architectures; LUT size; architectural class; area model; design trade-offs; generic model parameterization; global busses; horizontal interconnect; logic block; parameter values; pipeline reconfigurable FPGA; word size; Field programmable gate arrays; Logic devices; Pipelines; Reconfigurable architectures; Reconfigurable logic; Robustness; Routing; Silicon; Table lookup; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
FPGAs for Custom Computing Machines, 1998. Proceedings. IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-8186-8900-5
Type :
conf
DOI :
10.1109/FPGA.1998.707923
Filename :
707923
Link To Document :
بازگشت