Title :
Integration of flip chip assembly in the SMT process: manufacturing and productivity issues
Author :
Jung, Erik ; Kloeser, Joachim ; Heinricht, Katrin ; Lauter, L. ; Aschenbrenner, Rolf ; Reichl, Herbert
Author_Institution :
Fraunhofer-Inst. fur Zuverlassigkeit & Mikrointegration, Berlin, Germany
Abstract :
Increasing interest in cost effective flip chip technologies leads to the development of various flexible methods for the deposition of solders and adhesives for use on chip or substrate. In this paper, the elements and basic process steps required for the development of a cost effective and flexible flip chip technology are described in detail. The deposition methods are focused on processes for stencil printing of solder paste on wafers and substrates. To achieve reproducible and homogeneous solder deposits, the process techniques for fine pitch printing require an improvement of the physical properties of the solder paste, of the stencil materials and stencil processing technologies, and of the printing equipment. Using solder pastes with very small particle sizes, a N2 atmosphere and a well controlled reflow furnace temperature profile is required. Apart from the technological aspects, the key point for the introduction of flip chip technology in a wide field of applications is the production equipment. The Fraunhofer Institute together with several industrial partners has set up a demonstration center for the assembly of flip chips (FC) and chip size packages (CSP). It is important to note that flip chip and CSPs can be used in conjunction with standard surface mount technology (SMT) devices. The development of these processes was performed by simultaneous engineering. In this paper, the experimental works are focused on the low cost bumping and assembly of flip chips and CSPs together with SMDs on different substrates
Keywords :
adhesives; chip scale packaging; concurrent engineering; fine-pitch technology; flip-chip devices; microassembling; reflow soldering; surface mount technology; temperature control; temperature distribution; CSP assembly; CSPs; N2; N2 atmosphere; SMT devices; SMT process integration; adhesive deposition; assembly cost; bumping cost; chip size package assembly; controlled reflow furnace temperature profile; cost effective flip chip technology; cost effectiveness; deposition methods; fine pitch printing; flexible deposition methods; flexible flip chip technology; flip chip assembly; flip chip technology; flip chips; homogeneous solder deposits; manufacturing issues; printing equipment; process steps; process techniques; production equipment; productivity issues; reproducible solder deposits; simultaneous engineering; solder deposition; solder paste particle size; solder paste physical properties; solder paste stencil printing; stencil materials; stencil processing technologies; surface mount technology; wafer solder paste printing; Assembly; Atmosphere; Costs; Flip chip; Lead; Manufacturing processes; Printing; Size control; Surface-mount technology; Temperature control;
Conference_Titel :
Electronics Manufacturing Technology Symposium, 1998. Twenty-Third IEEE/CPMT
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-4523-1
DOI :
10.1109/IEMT.1998.730930