DocumentCode :
2350461
Title :
5G-3 A Low-Noise Front-End Circuit for 2D cMUT Arrays
Author :
Guler, Ulkuhan ; Bozkurt, Ayhan
Author_Institution :
Fac. of Eng. & Natural Sci., Sabanci Univ., Istanbul
fYear :
2006
fDate :
2-6 Oct. 2006
Firstpage :
689
Lastpage :
692
Abstract :
cMUT technology enables 2D array design with front-end electronic integration through flip-chip bonding or cMUT-on-CMOS process. The size of a 2D array element is constrained in both dimensions due to the aperture sampling criteria, and therefore should be less than or equal to the half of the wavelength in both dimensions. Considering large parasitic capacitances introduced by the interconnections, such small transducer elements necessitate integrated low noise front-ends for achieving acceptable pulse-echo SNR and image quality. We present a noise optimized CMOS front-end integrated circuit for 2D cMUT arrays. The circuit is designed using the 0.35 mum 50 V CMOS technology. A high voltage pulser circuit with optimized transistor dimensions provides a 75 nsec unipolar pulse of 40 V amplitude to drive the array element, while keeping the output parasitic capacitance at a minimal level. A simple NMOS switch is used for isolating the receive preamplifier. Two different amplifier topologies are tested for the output stage: a differential input current amplifier and a low-noise operational amplifier with PMOS inputs used in a transimpedance configuration. We performed complete analysis of the designed circuit using Cadence simulation tools. The results show that the noise figure of the overall circuit is less than 5 dB, yielding a noise floor of 100 muV for a 3 MHz transducer with 100% fractional bandwidth and 130 kOmega output impedance. The circuit is capable of driving a 5 pF load with unity gain. The overall layout size of the circuit is 160 times 185 mum2, making the designed circuit suitable for integration to 3-5 MHz cMUT elements through flip-chip bonding or cMUT-on-CMOS process
Keywords :
CMOS integrated circuits; circuit noise; differential amplifiers; low noise amplifiers; micromechanical devices; network analysis; network synthesis; ultrasonic transducer arrays; 0.35 micron; 1 dB; 100 muV; 2D cMUT arrays design; 3 to 5 MHz; 40 V; 5 pF; 50 V; 75 ns; Cadence simulation tools; NMOS switch; PMOS inputs; aperture sampling criteria; cMUT-on-CMOS process; capacitive micromachined ultrasonic transducers; circuit design analysis; circuit noise figure; differential input current amplifier; flip-chip bonding; front end electronic integration; high voltage pulser circuit; low noise front end circuit; low noise operational amplifier; noise optimized CMOS front end integrated circuit; parasitic capacitance; pulse-echo SNR; receive preamplifier isolation; transimpedance configuration; Bonding; CMOS technology; Differential amplifiers; Integrated circuit noise; Low-noise amplifiers; Operational amplifiers; Parasitic capacitance; Pulse amplifiers; Pulse circuits; Transducers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultrasonics Symposium, 2006. IEEE
Conference_Location :
Vancouver, BC
ISSN :
1051-0117
Print_ISBN :
1-4244-0201-8
Electronic_ISBN :
1051-0117
Type :
conf
DOI :
10.1109/ULTSYM.2006.186
Filename :
4152042
Link To Document :
بازگشت