Title :
Simulation Methodology and Evaluation of Through Silicon Via (TSV)-FinFET Noise Coupling in 3-D Integrated Circuits
Author :
Gaynor, Brad D. ; Hassoun, Soha
Author_Institution :
Dept. of Electr. & Comput. Eng., Tufts Univ., Medford, MA, USA
Abstract :
Bulk FinFETs have emerged as the solution to short-channel effects at the 22-nm technology node and beyond. The capability of 3-D stacking of dies from various technologies will eventually enable stacking FinFET dies within 3-D integrated circuits. Within 3-D circuits, through silicon vias (TSVs) are a known source of substrate noise in planar bulk technologies. While FinFETs are expected to demonstrate superior noise immunity relative to planar devices due to superior gate control over and volume inversion of the active fin, the impact of TSV noise on FinFETs has not been previously quantified. To evaluate TSV-FinFET noise coupling, we develop in this paper a simulation methodology that extends the state of the art by accurately modeling substrate noise due to digital signals on nearby TSVs and improving the extraction of substrate circuit models from full-wave electromagnetic simulations. To overcome the lack of high-fidelity FinFET SPICE models that accurately capture the effects of substrate noise, we use high-fidelity technology computer-aided design (TCAD) FinFET models. Our results show that FinFETs exhibit an order of magnitude less leakage current noise transients, and two orders of magnitude less saturation current noise transients, relative to comparable planar technologies. Our findings are generalizable, showing that FinFETs are significantly more robust to substrate noise than equivalent planar devices.
Keywords :
MOSFET; SPICE; digital signals; integrated circuit noise; leakage currents; technology CAD (electronics); three-dimensional integrated circuits; transient analysis; 3-D dies stacking; 3-D integrated circuit; TCAD FinFET model; TSV-FinFET noise coupling; bulk FinFET; digital signal; full-wave electromagnetic simulation; high-fidelity FinFET SPICE model; leakage current noise transient; noise immunity; planar bulk technology; planar device; planar technology; short-channel effect; simulation methodology; size 22 nm; substrate circuit model; substrate noise; superior gate control; technology computer-aided design; through silicon via; Couplings; Integrated circuit modeling; Noise; Solid modeling; Substrates; Through-silicon vias; Transistors; 3-D integrated circuit (IC); computer-aided design (CAD); through silicon via (TSV);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2341834