DocumentCode
235219
Title
WCET analysis of static NUCA caches
Author
Yiqiang Ding ; Wei Zhang
Author_Institution
Dept. of Electr. & Comput. Eng., Virginia Commonwealth Univ., Richmond, VA, USA
fYear
2014
fDate
5-7 Dec. 2014
Firstpage
1
Lastpage
6
Abstract
Large on-chip caches with uniform access time are inefficient to be used in multicore processors due to the increasing wire delays across the chip. The Non-Uniform Cache Architecture (NUCA) is proved to be effective to solve the problem of the increasing wire delays in multicore processors. For real-time systems that use multicore processors, it is crucial to bound the worst-case execution time (WCET) accurately and safely. In this paper, we develop a WCET analysis approach to consider the effects of static NUCA caches on WCET, and compare the WCET of the real-time applications in different topologies of the static NUCA caches. The experimental results demonstrate that the static NUCA cache can improve the worst-case performance of the real-time applications in the multicore processor as compared to the cache with uniform access time.
Keywords
cache storage; graph theory; memory architecture; multiprocessing systems; real-time systems; WCET analysis approach; large-on-chip caches; multicore processors; nonuniform cache architecture; real-time systems; static NUCA cache topologies; uniform access time; wire delays; worst-case execution time; worst-case performance improvement; Benchmark testing; Delays; Equations; Mathematical model; Multicore processing; Program processors;
fLanguage
English
Publisher
ieee
Conference_Titel
Performance Computing and Communications Conference (IPCCC), 2014 IEEE International
Conference_Location
Austin, TX
Type
conf
DOI
10.1109/PCCC.2014.7017093
Filename
7017093
Link To Document