DocumentCode :
2352950
Title :
A dynamic power-aware process variation calibration scheme
Author :
Raymond, M. ; Ghoneima, M. ; Ismail, Y.
Author_Institution :
Nanoelectron. Integrated Syst. Center (NISC), Northwestern Univ., Cairo, Egypt
fYear :
2010
fDate :
16-18 Dec. 2010
Firstpage :
1
Lastpage :
3
Abstract :
In this paper, a power-aware process variation calibration scheme is proposed. The proposed calibration system provides the ability to detect and control the n- and p-type variations independently through the use of all-n and all-p ring oscillators. Calibration is then carried out through the use of the supply voltage and body bias to alter the device parameters to match those of a certain process corner that is determined by the system designer. This scheme is characterized by its ability to dynamically change the desired mapping target according to the computational load. The calibration system has been implemented and simulated in TSMC 90-nm technology. Simulation results show that the maximum variation in the operating frequency was reduced from 44.3% to 3.1% and worst-case leakage current reduced by 21%. The results also show the system´s ability to compensate for dynamic load variations.
Keywords :
calibration; leakage currents; power aware computing; power system measurement; power system simulation; TSMC 90-nm technology; body bias; calibration scheme; dynamic power aware process variation; maximum variation; n-type variations; p-type variations; size 90 nm; supply voltage; worst case leakage current;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Energy Aware Computing (ICEAC), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-8273-3
Type :
conf
DOI :
10.1109/ICEAC.2010.5702281
Filename :
5702281
Link To Document :
بازگشت