DocumentCode :
2353412
Title :
Generalization of Logic Picture-based power estimation tool
Author :
Amin, M.H. ; Fouda, M.F. ; Eltantawy, A.M. ; Abdelhalim, M.B. ; Amer, H.H.
Author_Institution :
Electr. & Comm. Dept., Cairo Univ., Cairo, Egypt
fYear :
2010
fDate :
16-18 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, the Logic Picture-based power estimation tool is extended to include more features. The Logic Picture is a technique used for CMOS dynamic power estimation in both combinational and sequential logic circuits. This technique proved to be more accurate and less time consuming compared to other techniques. This work enhances the tool by calculating the maximum power consumption in sequential circuits. Furthermore, it is extended to include all types of Flip-Flops and takes into account the power consumption in the internal nodes of these Flip-Flops. Finally, it is shown how to incorporate all the features and enhancements for Design Space Exploration in sequential circuits.
Keywords :
CMOS logic circuits; combinational circuits; flip-flops; logic design; power consumption; sequential circuits; CMOS dynamic power estimation; combinational logic circuit; design space exploration; flip-flops; logic picture-based power estimation tool; maximum power consumption; sequential logic circuit; Dynamic Power Estimation; Flip-Flop Power Consumption; Logic Picture; Maximum Power Estimation; Power-Aware Design-Space Exploration; Toggle Rate;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Energy Aware Computing (ICEAC), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-8273-3
Type :
conf
DOI :
10.1109/ICEAC.2010.5702304
Filename :
5702304
Link To Document :
بازگشت