DocumentCode :
2354244
Title :
VLSI concurrent error correcting adders and multipliers
Author :
Hsu, Yuang-Ming ; Swartzlander, Earl E., Jr.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
1993
fDate :
27-29 Oct 1993
Firstpage :
287
Lastpage :
294
Abstract :
Time redundancy is an approach to achieve fault-tolerance without introducing excessive hardware that can be used in applications where time is not critical. The basic recomputing with duplication with comparison error-detecting adder propsed by Johnson was extended to perform error correction in both adders and multipliers. VLSI designs of time redundant error-detecting and error-correcting adders and multipliers are shown. Their hardware overhead is much lower than that of hardware redundancy approaches and the delay penalty is reasonable. Hence they are useful in systems where hardware complexity is the primary concern
Keywords :
VLSI; CMOS; VLSI concurrent error correcting adders; comparison error-detecting adder; duplication; fault-tolerance; hardware overhead; multipliers; recomputing; time redundancy; Adders; CMOS technology; Computer errors; Delay; Error correction; Fault tolerance; Hardware; Redundancy; Space technology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1993., The IEEE International Workshop on
Conference_Location :
Venice
ISSN :
1550-5774
Print_ISBN :
0-8186-3502-9
Type :
conf
DOI :
10.1109/DFTVS.1993.595824
Filename :
595824
Link To Document :
بازگشت