Title :
Modulo scheduling with integrated register spilling for clustered VLIW architectures
Author :
Zalamea, Javier ; Llosa, Josep ; Ayguadé, Eduard ; Valero, Mateo
Author_Institution :
Dept. d´´Arquitectura de Computadors, Univ. Politecnica de Catalunya, Barcelona, Spain
Abstract :
Clustering is a technique to decentralize the design of future wide issue VLIW cores and enable them to meet the technology constraints in terms of cycle time, area and power dissipation. In a clustered design, registers and functional units are grouped in clusters so that new instructions are needed to move data between them. New aggressive instruction scheduling techniques are required to minimize the negative effect of resource clustering and delays in moving data around. In this paper we present a novel software pipelining technique that performs instruction scheduling with reduced register requirements, register allocation, register spilling and inter-cluster communication in a single step. The algorithm uses limited backtracking to reconsider previously taken decisions. This backtracking provides the algorithm with additional possibilities for obtaining high throughput schedules with low spill code requirements for clustered architectures. We show that the proposed approach outperforms previously proposed techniques and that it is very scalable independently of the number of clusters, the number of communication buses and communication latency. The paper also includes an exploration of some parameters in the design of future clustered VLIW cores.
Keywords :
parallel architectures; power consumption; processor scheduling; storage management; aggressive instruction scheduling; area; clustered VLIW Architectures; communication buses; communication latency; cycle time; delays; instruction scheduling; integrated register spilling; inter-cluster communication; modulo scheduling; power dissipation; register allocation; register requirements; register spilling; software pipelining; spill code requirements; technology constraints; Computer architecture; Dynamic scheduling; Energy consumption; Logic; Pipeline processing; Processor scheduling; Registers; Scheduling algorithm; Throughput; VLIW;
Conference_Titel :
Microarchitecture, 2001. MICRO-34. Proceedings. 34th ACM/IEEE International Symposium on
Print_ISBN :
0-7965-1369-7
DOI :
10.1109/MICRO.2001.991115