DocumentCode :
2356627
Title :
Hybrid BIST time minimization for core-based systems with STUMPS architecture
Author :
Jervan, Gert ; Eles, Petru ; Peng, Zebo ; Ubar, Raimund ; Jenihhin, Maksim
Author_Institution :
Embedded Syst. Laborator (ESLAB), Linkoping Univ., Sweden
fYear :
2003
fDate :
3-5 Nov. 2003
Firstpage :
225
Lastpage :
232
Abstract :
This paper presents a solution to the test tone minimization problem for core-based systems that contain sequential cores with STUMPS architecture. We assume a hybrid BIST approach, where a test set is assembled, for each core, from pseudo-random test patterns that are generated online, and deterministic test patterns that are generated offline and stored in the system. We propose a methodology to find the optimal combination of pseudorandom and deterministic test sets of the whole system, consisting of multiple cores, under given memory constraints, so that the total test time is minimized. Our approach employs a fast estimation methodology in order to avoid exhaustive search and to speed-up the calculation process. Experimental results have shown the efficiency of the algorithm to find near optimal solutions.
Keywords :
built-in self test; logic testing; minimisation; system-on-chip; STUMPS architecture; SoC testing; built-in self-test; core-based systems; deterministic test patterns; hybrid BIST time minimization; memory constraints; pseudorandom test patterns; sequential cores; Automatic testing; Built-in self-test; Computer architecture; Costs; Embedded system; Hybrid power systems; Logic testing; Memory management; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2003. Proceedings. 18th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-2042-1
Type :
conf
DOI :
10.1109/DFTVS.2003.1250116
Filename :
1250116
Link To Document :
بازگشت