DocumentCode :
2356859
Title :
Reducing test power, time and data volume in SoC testing using selective trigger scan architecture
Author :
Sharifi, Shervin ; Hosseinabadi, Mohammad ; Riahi, Pedram ; Navabi, Zainalabedin
Author_Institution :
Electr. & Comput. Eng., Tehran Univ., Iran
fYear :
2003
fDate :
3-5 Nov. 2003
Firstpage :
352
Lastpage :
360
Abstract :
Time, power and data volume are among the most challenging problems in test of system-on-chip (SoC) devices. These problems become even more important in scan-based test. The selective trigger scan architecture introduced in this paper addresses these problems. This architecture reduces switching activity in the circuit-under-test (CUT) and increases the scan clock frequency. The format of data for this reduced activity architecture enables us to perform a good compression and further reduce the test time. Our experiments on ISCAS 85 and 89 benchmark circuits show the effectiveness of this architecture in improving SoC test in terms of power, time and data volume.
Keywords :
boundary scan testing; data compression; integrated circuit testing; logic testing; low-power electronics; system-on-chip; DFT; SoC testing; data compression; scan-based test; selective trigger scan architecture; switching activity reduction; system-on-chip; test data volume reduction; test power reduction; test time reduction; Automatic testing; Circuit testing; Clocks; Computer architecture; Energy consumption; Performance evaluation; Power dissipation; Sequential analysis; Switching circuits; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2003. Proceedings. 18th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-2042-1
Type :
conf
DOI :
10.1109/DFTVS.2003.1250131
Filename :
1250131
Link To Document :
بازگشت