DocumentCode :
2357118
Title :
Fast inverters and dividers for finite field GF(2m)
Author :
Horng, Yuh-Tsuen ; Wei, Shyue-Win
Author_Institution :
Dept. of Electr. Eng., Chung-Hua Polytech. Inst., Hsin-Chu, Taiwan
fYear :
1994
fDate :
5-8 Dec 1994
Firstpage :
206
Lastpage :
211
Abstract :
Based on Euclid´s algorithm, two architectures for performing rapid inversions and divisions in finite field GF(2m) with the standard basis representation are presented. Both architectures have regularity and modularity and are well suited for VLSI implementation. These circuits can be easily expanded to any finite field size because they are independent of the primitive polynomial used to generate the field. The proposed inverter and divider take exactly 2(m-1) clock cycles for each inversion and division operation, and the clock period is independent of the field size m
Keywords :
Galois fields; VLSI; digital arithmetic; dividing circuits; logic arrays; logic gates; Euclid algorithm; VLSI implementation; architectures; division operation; fast dividers; finite field size; rapid inversions; Arithmetic; Circuits; Clocks; Computer architecture; Cryptography; Galois fields; Inverters; Polynomials; Table lookup; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. APCCAS '94., 1994 IEEE Asia-Pacific Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2440-4
Type :
conf
DOI :
10.1109/APCCAS.1994.514550
Filename :
514550
Link To Document :
بازگشت