Title :
A high speed Reed-Solomon codec chip using lookforward architecture
Author :
Chang, Jhy-yeu ; Shung, C. Bernard
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Reed-Solomon (RS) code is one of the most important error controlling codes in digital communications. It is especially powerful for multiple error correction, thus suitable for random and burst error correction. In this paper, we propose a lookforward architecture that can reduce the number of cycles in the longer pipeline stage, thus resulting in a more efficient use of the pipelined structure. We implemented a (255,239) RS codec chip using the lookforward architecture. Both the code length and error correcting capability of the codec chip are programmable. This chip consists of 310,000 transistors in 61 mm2 area with a 0.8 μm SPDM CMOS technology
Keywords :
CMOS digital integrated circuits; Reed-Solomon codes; codecs; digital communication; error correction codes; pipeline processing; 0.8 micron; Reed-Solomon codec chip; SPDM CMOS technology; burst error correction; code length; digital communications; error controlling codes; lookforward architecture; multiple error correction; pipelined structure; random error correction; CMOS technology; Clocks; Codecs; Communication system control; Decoding; Error correction; Error correction codes; Hardware; Power engineering and energy; Reed-Solomon codes;
Conference_Titel :
Circuits and Systems, 1994. APCCAS '94., 1994 IEEE Asia-Pacific Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2440-4
DOI :
10.1109/APCCAS.1994.514551