Title :
A new fault simulator for large synchronous sequential circuits
Author :
Jou, Jer Min ; Chen, Shung-Chih
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
A fault simulator for large synchronous sequential circuits is presented in this paper. There are four key ideas to the fault simulator. (1) It uses the critical path tracing method to screen out the single event faults that need not map into equivalent stem faults. (2) It uses the single fault propagation method to map the traced single event faults into equivalent stem faults. (3) All the multiple event faults are dynamically ordered for each test pattern such that the faults with the same faulty effects can be put into the same packet, so as to reduce the number of events created during simulation. (4) All the packets are propagated simultaneously; therefore, each gate is simulated only once for each test pattern, and while propagating packets, equivalent stem faults are also inserted into the packets and propagated as well. A memory sharing technique is used to reduce the memory overhead. Experimental results show that our fault simulator runs faster than PROOFS, HOPE, and improved HOPE (HOPE1.1) for large synchronous sequential benchmark circuits
Keywords :
VLSI; circuit analysis computing; fault diagnosis; integrated logic circuits; logic testing; parallel algorithms; sequential circuits; critical path tracing method; equivalent stem faults; fault simulator; large synchronous sequential circuits; memory sharing technique; multiple event faults; single event faults; single fault propagation method; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Discrete event simulation; Fault detection; Sequential circuits; System testing;
Conference_Titel :
Circuits and Systems, 1994. APCCAS '94., 1994 IEEE Asia-Pacific Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2440-4
DOI :
10.1109/APCCAS.1994.514595