Title :
Architecture-Aware Analytical Yield Model for Read Access in Static Random Access Memory
Author :
Heechai Kang ; Jisu Kim ; Hanwool Jeong ; Young Hwi Yang ; Seong-Ook Jung
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
We prove analytically that the yield of static random access memory (SRAM) is intrinsically a function of its architecture owing to the correlation among cell failures. In addition, architecture-aware analytical yield models are proposed for read access. The yield results using the proposed models show that the most dominant factor determining yield is the variation in the voltage difference between bitlines due to the cell leakage current variation according to the SRAM architecture. The models also show the possibility that the most dominant factor determining the yield can change with the relative ratios among the amounts of changes in the correlation, recovery sample space, distributions of the sense amplifier enable time, voltage difference between bitlines, as well as sense amplifier offset voltage, memory capacity, and redundancy scheme. The proposed yield models show that combined row and column redundancy ensures the highest yield, whereas column redundancy is the most efficient.
Keywords :
SRAM chips; leakage currents; SRAM architecture; architecture-aware analytical yield models; bitlines; cell leakage current variation; column redundancy; correlation; memory capacity; read access; recovery sample space; redundancy scheme; relative ratios; row redundancy; sense amplifier enable time; sense amplifier offset voltage; static random access memory; voltage difference; Analytical models; Arrays; Mathematical model; Microprocessors; Random access memory; Redundancy; Architecture; correlation; process variation; read access failure; redundancy; static random access memory (SRAM); yield; yield.;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2014.2321897