Title :
Wafer level packaging (WLP): Fan-in, fan-out and three-dimensional integration
Author_Institution :
Dept. of Mech. Eng., Lamar Univ., Beaumont, TX, USA
Abstract :
In this paper, the state-of-the-art results of research and development in wafer-level packaging (WLP) is reviewed. The paper starts from the introduction of several fan-in wafer-level packaging technologies. The focus is given on the fan-in WLP reliability performance as related to the structural differences. New failure mechanisms that appear in build-up stack layers are discussed. Next, emerging fan-out wafer level packaging technologies are introduced. Several key challenges in fan-out WLP technologies are examined. Finally, Three-dimensional (3-D) integration of through-silicon-via (TSV) technology and wafer-level bonding technology with WLP, especially in MEMS and image sensor applications, is discussed.
Keywords :
failure analysis; integrated circuit reliability; three-dimensional integrated circuits; wafer bonding; wafer level packaging; wafer-scale integration; MEMS; TSV technology; build-up stack layer; failure mechanism; fan-in WLP technology; fan-out WLP technology; image sensor; reliability performance; structural difference; three-dimensional integration; through-silicon-via technology; wafer level packaging; wafer-level bonding; Wafer scale integration;
Conference_Titel :
Thermal, Mechanical & Multi-Physics Simulation, and Experiments in Microelectronics and Microsystems (EuroSimE), 2010 11th International Conference on
Conference_Location :
Bordeaux
Print_ISBN :
978-1-4244-7026-6
DOI :
10.1109/ESIME.2010.5464548