DocumentCode :
2360421
Title :
Resistance and inductance calculations of the tapered Through Silicon Vias
Author :
Liang, Yuanjun ; Li, Ye
Author_Institution :
Shenzhen Inst. of Adv. Technol., Chinese Acad. of Sci., Shenzhen, China
fYear :
2010
fDate :
8-10 Dec. 2010
Firstpage :
783
Lastpage :
786
Abstract :
In this paper, formulas are proposed to calculate the parasitic resistance and inductance of the tapered Through Silicon Vias (TSVs). The expressions are developed as the functions of the via height, radius, and the distance between vias and the slope angle of the via walls. The comparison between the formula calculation and numerical electromagnetic simulation results shows that the maximum error is less than 3%, revealing the formulas have high accurate. These formulas provide an efficient way to optimize the impedance of the signal and power paths when using tapered TSVs in Three-Dimensional Integrated Circuits (3DICs).
Keywords :
electric resistance; electromagnetic field theory; inductance; numerical analysis; three-dimensional integrated circuits; inductance calculation; numerical electromagnetic simulation; resistance calculation; signal impedance; slope angle; tapered through silicon vias; via wall;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2010 12th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-8560-4
Electronic_ISBN :
978-1-4244-8561-1
Type :
conf
DOI :
10.1109/EPTC.2010.5702755
Filename :
5702755
Link To Document :
بازگشت