DocumentCode :
2361856
Title :
Sub-0.25-micron interconnection scaling: damascene copper versus subtractive aluminum
Author :
Stamper, A.K. ; McDevitt, T.L. ; Luce, S.L.
Author_Institution :
IBM Corp., Essex Junction, VT, USA
fYear :
1998
fDate :
23-25 Sep 1998
Firstpage :
337
Lastpage :
346
Abstract :
Historically, the semiconductor industry has made chip speed the focus of its high performance CMOS logic development strategy. For the wires and insulators used in the back-end-of-the-line (BEOL), this has driven the industry to use damascene tungsten chemical-mechanical polish (CMP) local interconnects and vias; SiO2-based intermetal dielectric CMP planarization; high-aspect ratio aluminum wiring; high density plasma, ozone/TEOS, or advanced spin-on glass SiO2 intermetal dielectrics; high density plasma reactive ion etching; and excimer-laser DUV lithography. In order to achieve 0.25 μm CMOS performance objectives, the aluminum wire and tungsten via aspect ratios have increased by about a factor of two as compared to 0.50 μm CMOS. This aggressive reverse scaling of BEOL dimensions increases the defect and yield issues associated with the industry standard subtractive-aluminum etch process. We believe that, if subtractive-aluminum wiring is used, the additional scaling required to meet the performance targets of sub-0.25 μm CMOS logic will result in significantly lower yields and increased manufacturing costs. Rather than attempt to drive subtractive-aluminum wiring beyond its reasonable limits, IBM has chosen to employ an additive-copper dual-damascene wiring process for its high performance sub-0.25 μm CMOS logic technologies. In this paper, we discuss defect density, resistance variability, and capacitance variability for 0.25 μm and 0.18 μm CMOS generation subtractive-aluminum and damascene copper wiring
Keywords :
CMOS logic circuits; aluminium; capacitance; chemical mechanical polishing; copper; dielectric thin films; electric resistance; integrated circuit design; integrated circuit interconnections; integrated circuit metallisation; integrated circuit testing; integrated circuit yield; laser materials processing; logic design; logic testing; ultraviolet lithography; 0.18 micron; 0.25 micron; 0.5 micron; Al-SiO2-Si; BEOL dimensions; CMOS logic; CMOS logic development strategy; CMOS logic technologies; CMOS performance objectives; Cu-SiO2-Si; Si; SiO2-based intermetal dielectric CMP planarization; W; additive-copper dual-damascene wiring process; advanced spin-on glass SiO2 intermetal dielectrics; aluminum wire aspect ratio; back-end-of-the-line insulators; back-end-of-the-line wires; capacitance variability; chip speed; damascene copper interconnects; damascene copper wiring; damascene tungsten CMP local interconnects; damascene tungsten CMP vias; defect density; defect issues; excimer-laser DUV lithography; high density plasma SiO2 intermetal dielectrics; high density plasma reactive ion etching; high-aspect ratio aluminum wiring; interconnection scaling; manufacturing costs; performance targets; resistance variability; reverse scaling; subtractive aluminum interconnects; subtractive-aluminum etch process; subtractive-aluminum wiring; tungsten via aspect ratio; yield issues; zone/TEOS SiO2 intermetal dielectrics; Aluminum; CMOS logic circuits; Chemical industry; Copper; Dielectrics; Planarization; Plasma applications; Plasma chemistry; Tungsten; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 1998. 1998 IEEE/SEMI
Conference_Location :
Boston, MA
ISSN :
1078-8743
Print_ISBN :
0-7803-4380-8
Type :
conf
DOI :
10.1109/ASMC.1998.731585
Filename :
731585
Link To Document :
بازگشت