DocumentCode
2361869
Title
Hierarchical Timing Analysis Considering Global False Coupling Interaction
Author
Liu, Xiaoxiao ; Ma, Guangsheng ; Wang, Guanjun ; Feng, Gang
Author_Institution
Coll. of Comput. Sci. & Technol., Harbin Eng. Univ.
fYear
2006
fDate
6-10 Nov. 2006
Firstpage
4072
Lastpage
4075
Abstract
In today´s deep-submicron technologies, neighbouring line switching can contribute to a large portion of the delay of a line. A hierarchical design is unavoidable because of a huge circuit size. It becomes more important how we can consider hierarchically meaningful structure in circuit delay analysis. To improve accuracy in hierarchical timing analysis, in this paper we inject the notions of local false coupling interaction and global false coupling interaction, and then propose a comprehensive approach to identify valid interaction using functional relations considering global false coupling interaction generated by connections between modules. Experiments on ISCAS-85 benchmark circuits show the value of considering the global false coupling interaction to reduce the excessive conservatism during hierarchical timing analysis
Keywords
coupled circuits; delay circuits; hierarchical systems; network analysis; timing circuits; ISCAS-85 benchmark circuits; circuit delay analysis; deep-submicron technologies; false coupling interaction; global false coupling interaction; hierarchical design; hierarchical timing analysis; line switching; Capacitance; Circuit noise; Computer science; Coupling circuits; Crosstalk; Delay; Educational institutions; Integrated circuit interconnections; Switches; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
IEEE Industrial Electronics, IECON 2006 - 32nd Annual Conference on
Conference_Location
Paris
ISSN
1553-572X
Print_ISBN
1-4244-0390-1
Type
conf
DOI
10.1109/IECON.2006.347402
Filename
4152899
Link To Document