DocumentCode :
2365137
Title :
Floorplanning for Partial Reconfiguration in FPGAs
Author :
Banerjee, Pritha ; Sangtani, Megha ; Sur-Kolay, Susmita
Author_Institution :
Indian Stat. Inst. ACMU, Kolkata
fYear :
2009
fDate :
5-9 Jan. 2009
Firstpage :
125
Lastpage :
130
Abstract :
Partial reconfiguration on heterogeneous field programmable gate arrays (FPGA) with millions of gates yields better utilization of resources by swapping in and out the active modules of one or more applications at an instant of time. Given a schedule of sub-task instances with each instance having a netlist of active modules, a global floorplanning method is essential to reduce there configuration overhead by fixing the position and shapes of common modules across all instances, while optimizing the performance. Here we propose a global floorplan generation method to obtain same positions for the common modules across all instances such that the heterogeneous resource requirements of all modules in each instance are satisfied, and the total wirelength (HPWL) over all instances is minimal. We also provide experimental results in support.
Keywords :
field programmable gate arrays; integrated circuit layout; logic design; configuration overhead; field programmable gate array; global floorplan generation; heterogeneous resource requirement; partial reconfiguration; resource utilization; total wirelength; Field programmable gate arrays; Graphics; Hardware; Optimization methods; Resource management; Scattering; Shape; Simulated annealing; Topology; Very large scale integration; FPGA; Partial reconfiguration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
978-0-7695-3506-7
Type :
conf
DOI :
10.1109/VLSI.Design.2009.36
Filename :
4749663
Link To Document :
بازگشت