Title :
Extended-Sakurai-Newton MOSFET Model for Ultra-Deep-Submicrometer CMOS Digital Design
Author :
Chandra, Nishant ; Yati, Apoorva Kumar ; Bhattacharyya, A.B.
Author_Institution :
Jaypee Inst. Of Inf. Technol. Univ., Noida
Abstract :
In this paper an extension of the Sakurai and Newton´s Nth power law model, namely Extended-Sakurai-Newton Model, is proposed. The proposed model (henceforth referred to as the ESN model) preserves the simplicity and accuracy of the Sakurai Newton model for the estimation of drain current in deep submicron CMOS devices and extends it for varying device widths. Although the Modified Sakurai-Newton Current Model (MSN Model) also provides an estimation of transistor drain current with varying transistor widths, it suffers from the drawback of being more error prone and computation intensive in parameter extraction. The proposed model matches with BSIM3v3 level 49 T-SPICE simulations to within an error of 1.8%(3.67% maximum), in 0.18 mum and 0.25 mum CMOS processes for a wide range of transistor widths and input rise/fall times. The proposed model is further used to improve the Elmore Delay prediction of CMOS inverter operated at low supply voltages. The centroid-of-current and power based delay metrics [1] are modified based on the proposed model. The new delay metric is able to accurately predict the delay of CMOS inverter operated at low supply voltages. The proposed ESN Model is also applied to predict the delay of two-input CMOS NAND gate. Hence the proposed model can be effectively used in the design of digital CMOS gates involving varying device widths and supply voltages in the deep submicron region.
Keywords :
CMOS logic circuits; MOSFET; circuit simulation; logic gates; CMOS inverter; CMOS processes; Elmore delay prediction; T-SPICE simulations; centroid-of-current; digital CMOS gates; extended-Sakurai-Newton MOSFET model; power law model; size 0.18 mum; size 0.25 mum; transistor drain current; two-input CMOS NAND gate; ultra-deep-submicrometer CMOS digital design; CMOS process; CMOS technology; Computational modeling; Delay; Low voltage; MOSFET circuits; Predictive models; SPICE; Semiconductor device modeling; Tin;
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-0-7695-3506-7
DOI :
10.1109/VLSI.Design.2009.48