DocumentCode :
2365523
Title :
Measurement and Analysis of Parasitic Capacitance in FinFETs with High-k Dielectrics and Metal-Gate Stack
Author :
Dixit, Abhishek ; Bandhyopadhyay, Anirban ; Collaert, Nadine ; De Meyer, K. ; Jurczak, Malgorzata
Author_Institution :
SRDC-Compact Modeling Group, IBM India Pvt. Ltd., Bangalore
fYear :
2009
fDate :
5-9 Jan. 2009
Firstpage :
253
Lastpage :
258
Abstract :
FinFET is one of the promising device architectures for sub-32 nm CMOS technology nodes. These non-planar devices benefit from near bulk-Si processing and improved control of short channels due to quasi gate-all-around operation. Their device operation is well studied and optimized in last half decade by various research groups. In this paper, we help evaluate the circuit potential of FinFETs by experimentally comparing their parasitic capacitance to that of the planar FDSOI MOSFETs. It is shown that n- and p-channel FinFETs achieve as high as 50% and 28% parasitic capacitance reduction compared to the planar FDSOI MOSFETs respectively.
Keywords :
CMOS integrated circuits; MOSFET; capacitance; CMOS; FinFET; circuit potential; high-k dielectrics; metal-gate stack; parasitic capacitance; CMOS technology; Capacitance measurement; Circuits; Delay; Dielectric measurements; FinFETs; High-K gate dielectrics; Inverters; MOSFETs; Parasitic capacitance; C-V; CMOS; FDSOI; FiNFET; Parasitics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
978-0-7695-3506-7
Type :
conf
DOI :
10.1109/VLSI.Design.2009.80
Filename :
4749683
Link To Document :
بازگشت