Title :
Encoding of Floorplans through Deterministic Perturbation
Author :
Saha, Debasri ; Sur-Kolay, Susmita
Author_Institution :
A.C.M. Unit, Indian Stat. Inst., Kolkata
Abstract :
Recent trends in VLSI design involve rapid growth of design reuse and electronic Intellectual Property (IP) commerce. For VLSI physical design, the risk of misappropriation of design IP stored in design repositories, or the threat of hacking the same during its Web-based transmission, mandates design file encryption. However, encryption of GDSII/OASIS design files, too large in size and complex in format, is troublesome, time consuming and also prone to typical cryptanalysis. The idea of an alternate efficient approach of encoding by deterministic perturbation of design IP resulting in a degraded design of negligible IP value, is proposed here to ensure security during design storage or transmission. From the highly degraded design only authorized person can quickly regenerate the optimized design. In this paper, the technique for design encoding through perturbation is applied for floorplanning stage. Encoding moves for various floorplan representations are analyzed and a novel technique for encoding tree-based representations is proposed. Experimental results on floorplan perturbation for MCNC benchmarks are encouraging.
Keywords :
VLSI; authorisation; encoding; industrial property; integrated circuit layout; GDSII/OASIS design files; MCNC benchmarks; VLSI physical design; Web-based transmission; cryptanalysis; design encoding; design file encryption; design reuse; deterministic perturbation; electronic intellectual property commerce; encoding tree-based representation; floorplan representation; Business; Computer crime; Cryptography; Degradation; Design optimization; Encoding; Intellectual property; Secure storage; Security; Very large scale integration; Direct intellectual property protection; VLSI physical design; encoding moves; floorplan representations;
Conference_Titel :
VLSI Design, 2009 22nd International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-0-7695-3506-7
DOI :
10.1109/VLSI.Design.2009.49