Title :
Universal emulations with sublogarithmic slowdown
Author :
Kaklamanis, Christos ; Krizanc, Danny ; Rao, Satish
Author_Institution :
DIMACS Center, Rutgers Univ., Piscataway, NJ, USA
Abstract :
The existence of bounded degree networks which can emulate the computation of any bounded degree network of the same size with logarithmic slowdown is well-known. The butterfly is an example of such a universal network. Leiserson was the first to introduce the concept of an area-universal network: a network with VLSI layout area A which can emulate any network of the same size and layout area with logarithmic slowdown. His results imply the existence of an N-node network with layout area O(N log2 N) which can emulate any N-node planar network with O(log N) slowdown. The main results of this paper are: There exists an N-node network with layout area O(N log2 N) which can emulate any N-node planar network with O(loglogN) slowdown. The N-node butterfly (and hypercube) can emulate any network with VLSI layout area N2-ε (ε>0) with O(loglogN) slowdown. We also discuss sublogarithmic bounds for the slowdown of emulations of arbitrary bounded degree networks
Keywords :
VLSI; circuit layout CAD; hypercube networks; N-node network; VLSI layout area; arbitrary bounded degree networks; area-universal network; bounded degree networks; butterfly; hypercube; sublogarithmic bounds; sublogarithmic slowdown; universal emulations; Computational modeling; Computer networks; Computer science; Design engineering; Emulation; Grid computing; Hypercubes; Multiprocessor interconnection networks; National electric code; Very large scale integration;
Conference_Titel :
Foundations of Computer Science, 1993. Proceedings., 34th Annual Symposium on
Conference_Location :
Palo Alto, CA
Print_ISBN :
0-8186-4370-6
DOI :
10.1109/SFCS.1993.366853