DocumentCode :
2367279
Title :
A BIST architecture for FPGA look up table testing reduces reconfigurations
Author :
Atoofian, Ehsan ; Navabi, Zainalabedin
Author_Institution :
Electr. & Comput. Eng. Dept., Tehran Univ., Iran
fYear :
2003
fDate :
16-19 Nov. 2003
Firstpage :
84
Lastpage :
89
Abstract :
This paper describes a test architecture for minimum number of test configurations for test of FPGA (field programmable gate array) LUTs (look up tables). Our test architecture includes a TPG (test pattern generator) that is tested while it is generating test data for LE (logic elements) that form our CUT (circuit under test). This scheme eliminates the need for switching LEs between CUT, TPG and ORA (output response analyzer) and having to perform many reconfigurations of the FPGA. An external ORA locates faults of the FPGA under test. In addition to the LUTs, we are also presenting a scheme for testing other parts of the LEs. Compared with other methods, our method uses the least number of reconfigurations of an FPGA for its LUT testing.
Keywords :
built-in self test; field programmable gate arrays; integrated circuit testing; logic testing; table lookup; BIST architecture; FPGA look up table testing; LUT; TPG; external ORA; field programmable gate array; logic elements; output response analyzer; reconfiguration reduction; test pattern generator; Built-in self-test; Circuit testing; Field programmable gate arrays; Integrated circuit testing; Logic circuit testing; Logic circuits; Logic testing; Performance analysis; Programmable logic arrays; Reconfigurable logic; Self-testing; Table lookup; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2003. ATS 2003. 12th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1951-2
Type :
conf
DOI :
10.1109/ATS.2003.1250788
Filename :
1250788
Link To Document :
بازگشت