DocumentCode :
2367692
Title :
Automated test model generation from switch level custom circuits
Author :
Abadir, Magdy S. ; Zeng, Jing ; Pyron, Carol ; Zhu, Juhong
Author_Institution :
Somerset PowerPC Design Center, Motorola, Inc., USA
fYear :
2003
fDate :
16-19 Nov. 2003
Firstpage :
184
Lastpage :
187
Abstract :
Custom VLSI design at the switch level is commonly needed when a chip is required to meet stringent operating requirements in terms of speed, power, or area. ATPG requires gate level models, which are verified for correctness against switch level models. Typically, test models for custom logic are created manually from the switch level models - a tedious, error-prone process requiring experienced DFT engineers. This paper presents an automated flow for creating gate level test models from circuits at the switch level. Besides providing comparable test quality, the test model created by automated flow maintains structural similarity to the original switch-level circuit which facilitates failure analysis greatly. The automated flow has been in use for the past several years within Motorola for the high performance processor family implementing the PowerPC instruction set architecture. We present experimental results on MPC7455.
Keywords :
VLSI; automatic test pattern generation; design for testability; failure analysis; fault diagnosis; instruction sets; integrated circuit design; integrated circuit modelling; integrated circuit testing; logic design; logic testing; microprocessor chips; ATPG; DFT; MPC7455 processor; Motorola PowerPC instruction set architecture; automated flow; automated test model generation; chip area; chip operating requirements; chip power; chip speed; custom VLSI design; custom logic test models; failure analysis; gate level models; gate level test models; model structural similarity; switch level custom circuits; switch level models; test quality; Automatic test pattern generation; Automatic testing; Circuit testing; Computer instructions; Design for testability; Failure analysis; Fault diagnosis; Integrated circuit design; Integrated circuit modeling; Integrated circuit testing; Logic circuit testing; Logic design; Logic testing; Maintenance engineering; Microprocessors; Power engineering and energy; Switches; Switching circuits; Very large scale integration; Very-large-scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2003. ATS 2003. 12th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1951-2
Type :
conf
DOI :
10.1109/ATS.2003.1250807
Filename :
1250807
Link To Document :
بازگشت