DocumentCode :
2367751
Title :
Test data manipulation techniques for energy-frugal, rapid scan test
Author :
Sinanoglu, Ozgur ; Orailoglu, Alex
Author_Institution :
Dept. of Comput. Sci. & Eng., California Univ., San Diego, La Jolla, CA, USA
fYear :
2003
fDate :
16-19 Nov. 2003
Firstpage :
202
Lastpage :
207
Abstract :
Scan-based testing methodologies remedy the testability problem of sequential circuits; yet they suffer from prolonged test time and excessive test power due to numerous shift operations. The significant correlation among test stimuli along with the high density of unspecified bits in test data enables the utilization of the existing test stimulus in the scan chain as the seed for the generation of the subsequent test stimulus, thus reducing both test time and test data volume. The proposed scan-based test scheme accesses only a subset of scan cells for loading the subsequent test stimulus while freezing the remaining scan cells with the preceding test stimulus, thus decreasing scan chain transitions during shift operations. The proposed scan architecture is coupled with test data manipulation techniques which include test stimuli ordering and partitioning algorithms, boosting test time reductions. The experimental results confirm the significant reductions in test application time, test data volume and test power achieved by the proposed scan-based testing methodology.
Keywords :
automatic test pattern generation; built-in self test; combinational circuits; logic testing; sequential circuits; system-on-chip; SOC cores; combinational circuits; data manipulation; energy-frugal rapid scan test; partitioning algorithms; scan based BIST; scan cells subset; scan-based testing methodology; sequential circuits; test data manipulation techniques; test stimuli ordering; test time reductions; Boosting; Circuit faults; Circuit testing; Combinational logic circuits; Computer science; Coupling circuits; Logic circuit testing; Manufacturing; Partitioning algorithms; Power engineering and energy; Self-testing; Sequential analysis; Sequential circuits; Sequential logic circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2003. ATS 2003. 12th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1951-2
Type :
conf
DOI :
10.1109/ATS.2003.1250810
Filename :
1250810
Link To Document :
بازگشت