DocumentCode :
2368086
Title :
A novel BE-SONOS NAND Flash using non-cut trapping layer with superb reliability
Author :
Hsieh, Chih-Chang ; Lue, Hang-Ting ; Chang, Kuo-Pin ; Hsiao, Yi-Hsuan ; Hsu, Tzu-Hsuan ; Chen, Chih-Ping ; Chen, Yin-Jen ; Chen, Kuan-Fu ; Lo, Chester ; Han, Tzung-Ting ; Chen, Ming-Shiang ; Lu, Wen-Pin ; Wang, Szu-Yu ; Liao, Jeng-Hwa ; Hong, Shih-Ping ;
Author_Institution :
Emerging Central Lab., Macronix Int. Co., Ltd., Hsinchu, Taiwan
fYear :
2010
fDate :
6-8 Dec. 2010
Abstract :
This work presents superb chip-level reliability of a BE-SONOS charge trapping NAND fabricated in both 75nm and 38nm half-pitches. Without any error correction (ECC) >;100K P/E cycling endurance for SLC and >;3K endurance for MLC are obtained using a novel non-cut SiN trapping layer. Key process integration strategies are discussed, including barrier and trapping layer engineering, p-well and junction doping optimization, gate-etching profile, and SSL/GSL processing. In addition to the overall good performance in programming/erasing and reliability, the non-cut SiN also demonstrated charge retention without any lateral spread - contrary to common misperception of charge migration in SiN. We believe this is the first time the reliability and performance of a charge trapping NAND chip are demonstrated to match or surpass those for FG NAND.
Keywords :
NAND circuits; flash memories; optimisation; semiconductor device reliability; semiconductor doping; silicon compounds; BE-SONOS NAND flash; BE-SONOS charge trapping NAND; P/E cycling endurance; SiN; chip-level reliability; gate etching; half-pitches; junction doping optimization; noncut SiN trapping layer; noncut trapping layer; size 38 nm; size 75 nm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2010 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0163-1918
Print_ISBN :
978-1-4424-7418-5
Electronic_ISBN :
0163-1918
Type :
conf
DOI :
10.1109/IEDM.2010.5703303
Filename :
5703303
Link To Document :
بازگشت