Title :
Non-planar, multi-gate InGaAs quantum well field effect transistors with high-K gate dielectric and ultra-scaled gate-to-drain/gate-to-source separation for low power logic applications
Author :
Radosavljevic, M. ; Dewey, G. ; Fastenau, J.M. ; Kavalieros, J. ; Kotlyar, R. ; Chu-Kung, B. ; Liu, W.K. ; Lubyshev, D. ; Metz, M. ; Millard, K. ; Mukherjee, N. ; Pan, L. ; Pillarisetty, R. ; Rachmady, W. ; Shah, U. ; Chau, Robert
Author_Institution :
Technol. & Manuf. Group, Intel Corp., Hillsboro, OR, USA
Abstract :
In this work, non-planar, multi-gate InGaAs quantum well field effect transistors (QWFETs) with high-K gate dielectric and ultra-scaled gate-to-drain and gate-to-source separations (LSIDE) of 5nm are reported for the first time. The high-K gate dielectric formed on this non-planar device structure has the expected thin TOXE of 20.5Å with low JG, and high quality gate dielectric interface. The simplified S/D scheme is needed for the non-planar architecture while achieving significant reduction in parasitic resistance. Compared to the planar high-K InGaAs QWFET with similar TOXE, the non-planar, multi-gate InGaAs QWFET shows significantly improved electrostatics due to better gate control. The results of this work show that non-planar, multi-gate device architecture is an effective way to improve the scalability of III-V QWFETs for low power logic applications.
Keywords :
III-V semiconductors; field effect transistors; high-k dielectric thin films; indium compounds; low-power electronics; quantum well devices; InGaAs; high-K gate dielectric; low power logic applications; multi-gate quantum well field effect transistors; ultra-scaled gate-to-drain/gate-to-source separation;
Conference_Titel :
Electron Devices Meeting (IEDM), 2010 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4424-7418-5
Electronic_ISBN :
0163-1918
DOI :
10.1109/IEDM.2010.5703306