DocumentCode :
2368461
Title :
3D solid modeling of IC structures using simulated surface topography
Author :
Wang, Kenneth ; Park, Hwasik ; Yu, Zhiping ; Kan, Edwin ; Dutton, Robert W.
Author_Institution :
Stanford Univ., CA, USA
fYear :
1996
fDate :
2-4 Sept. 1996
Firstpage :
131
Lastpage :
132
Abstract :
The importance of 3D effects in semiconductor processes and devices is growing as structures are scaled into the deep submicron regime. In order to perform 3D analysis, however, designers need to accurately specify the structure to be simulated. A virtual integrated process modeling tool, based on a set of techniques which enable the construction of 3D device structures, is presented with emphasis on a new technique to build 3D LOCOS geometries. Examples illustrate how this technique is used to construct both a test structure as well as an actual memory cell design.
Keywords :
integrated circuit modelling; semiconductor process modelling; solid modelling; surface topography; 3D solid modeling; IC structure; LOCOS structure; deep submicron device; memory cell design; semiconductor processing; surface topography simulation; virtual integrated process modeling; Analytical models; Computational modeling; Geometry; Integrated circuit modeling; Oxidation; Semiconductor device modeling; Semiconductor process modeling; Shape; Solid modeling; Surface topography;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation of Semiconductor Processes and Devices, 1996. SISPAD 96. 1996 International Conference on
Print_ISBN :
0-7803-2745-4
Type :
conf
DOI :
10.1109/SISPAD.1996.865309
Filename :
865309
Link To Document :
بازگشت