Title :
A DFT selection method for reducing test application time of system-on-chips
Author :
Miyazaki, Masahide ; Hosokawa, Toshinori ; Date, Hiroshi ; Muraoka, Michiaki ; Fujiwara, Hideo
Author_Institution :
Design Technol. Dev. Dept., Semicond. Technol. Acad. Res. Center, Yokohama, Japan
Abstract :
This paper proposes an SoC test architecture generation framework. It contains a database which stores the test cost information on several DFTs for every core, and DFT selection part which performs DFT selection for test cost minimization using this database in the early phase of the design flow. Moreover, the DFT selection problem is formulated and the algorithm which solves it is proposed Experimental results showed that bottlenecks in test application time when using the single DFT method for all cores in a SoC are reduced by performing DFT selection from several DFTs. As a result, the whole test application time is drastically shortened.
Keywords :
automatic test pattern generation; design for testability; integrated circuit testing; system-on-chip; DFT selection method; SoC test; design flow; full scan design; reusable cores; test access mechanism; test application time; test architecture generation framework; test cost minimization; test scheduling; wrapper; Costs; Databases; Design for testability; Design methodology; Integrated circuit testing; Performance evaluation; Scheduling; Semiconductor device testing; System testing; System-on-a-chip; Wires;
Conference_Titel :
Test Symposium, 2003. ATS 2003. 12th Asian
Print_ISBN :
0-7695-1951-2
DOI :
10.1109/ATS.2003.1250847