• DocumentCode
    2368705
  • Title

    ABCD modeling of crosstalk coupling noise to analyze the signal integrity losses on the victim interconnect in DSM chips

  • Author

    Palit, Ajoy K. ; Meyer, Volker ; Anheier, Walter ; Schloeffel, Juergen

  • Author_Institution
    ITEM, Bremen Univ., Germany
  • fYear
    2005
  • fDate
    3-7 Jan. 2005
  • Firstpage
    354
  • Lastpage
    359
  • Abstract
    The paper proposes an ABCD modeling approach to model the crosstalk coupling noise on the victim interconnect due to single/multiple aggressor(s) in deep sub-micron (DSM) chips. After the order reduction the crosstalk model is utilized for the analysis of crosstalk coupling noise on the victim´s far end signal. Various timing issues related to signal waveform such as, delay time, overshoot and undershoot occurrence time etc., that in effect help to ensure in prior the desired signal integrity (SI) and performance reliability of the SoCs, can be estimated analytically using the reduced order crosstalk model. It has been observed that the crosstalk coupling noise introduces the delay in the victim´s far end signal which can be significant enough or even unacceptable if many aggressors simultaneously couple energy to the victim line, or the line spacing between the aggressor and victim is reduced due to manufacturing defect such as under-etching or even, length of the victim interconnect is increased due to improper layouts of / routings between cores and devices on chips. Influences of other interconnect parasitics on the victim´s far end signal can also be analyzed using the same model. Simulation results obtained with the proposed reduced order model is found to be quite comparable to the accuracy of the PSPICE simulation.
  • Keywords
    VLSI; crosstalk; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; integrated circuit noise; system-on-chip; ABCD modeling; DSM chips; PSPICE simulation; SoC reliability; crosstalk coupling noise; deep sub-micron chips; delay time; overshoot occurrence; signal integrity losses; single/multiple aggressor; undershoot occurrence; victim interconnect; Crosstalk; Delay effects; Delay estimation; Manufacturing; Noise reduction; Performance analysis; Propagation delay; Routing; Signal analysis; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Design, 2005. 18th International Conference on
  • ISSN
    1063-9667
  • Print_ISBN
    0-7695-2264-5
  • Type

    conf

  • DOI
    10.1109/ICVD.2005.40
  • Filename
    1383301